How to avoid C2802x COMP simulink module output as single(float) format?
Mostra commenti meno recenti
I used simulink module C2802x COMP(arator) module with settings as: Computer Module = Comparator 1, Second input = Internal DAC, Internal DAC Value = 100, Syncronozation = synchronous, Qualification Period = Passed through
I have observed that simulink is generating the code as below, which is effectively converting it to float and so consuming almost 140 cycles for no reason. So, can you please tell me how to avoid this float conversion?
TEST_PROJ_DW.COMP = Comp1Regs.COMPSTS.bit.COMPSTS;
rtb_LogicalOperator = (TEST_PROJ_DW.COMP != 0.0F);
1 Commento
Ashish Kumar Gupta
il 7 Gen 2016
Risposte (1)
ashish ahir
il 6 Gen 2016
0 voti
can you upload screenshot of this setting parameters?
Categorie
Scopri di più su Pulse width modulation (PWM) in Centro assistenza e File Exchange
Prodotti
Community Treasure Hunt
Find the treasures in MATLAB Central and discover how the community can help you!
Start Hunting!